



# QuickStart Workshop

# System Verilog for Verification —

## Lab Instructions

July 29, 2025

## Labs

- ▶ Lab 1: Data Structures
- ▶ Lab 2: Tasks and Interfaces
- ▶ Lab 3: Multi-threading
- Lab 4: Classes
- ▶ Lab 5: Inheritance
- ▶ Lab 6: Randomization
- ▶ Lab 7: Coverage
- ▶ Lab 8: Simple Assertions
- ▶ Lab 9: UART Sequences
- ▶ Lab 10: UART Transmit
- ► Appendix: Sample Solutions



## Lab Environment

Siemens Questa or Synopsys VCS





# Lab 1: Data Structures



#### **Lab 1 – Data Structures: Overview**



- The wb\_bfm is a BFM style interface (more later) which has 2 tasks for generating Wishbone bus transactions to read and write the slave memory
- Dual top-level modules, one for testbench, the other for DUT (more later)
- A package for useful types we will use in our code
- A behavioral model of the memory for heuristic testing
- All stimulus in a single initial block





#### Working directory: data\_structures

- Edit the file wishbone\_pkg.sv
  - Create a package named wishbone pkg
  - Declare two data types:
    - An enumerated type named **wb txn t** reflecting Wishbone operations:
      - NONE WRITE READ RMW WAIT\_IRQ
    - ▶ A structure type named **wb\_txn** to represent a Wishbone operation with the following fields:
      - txn\_type (type is wb\_txn\_t)
      - adr (type is bit[31:0])
      - data (type is logic[31:0])
      - count (type is un-signed int)
      - byte sel (type is bit[7:0])



#### Working directory: data\_structures

- 2. Edit the the file test.sv
  - Import everything from the package wishbone\_pkg
  - Declare an associative array shadow\_mem to "shadow" the wishbone memory and be compared with it as the testbench runs
    - Both the array type and index type are bit[31:0]
  - In the initial block:
    - Declare an instance of your wb\_txn struct called txn, and 32-bit variables for address and data
    - Wait for the reset signal (rst) on the wishbone bus interface (top.wb bfm) to go low
      - Note that the Wishbone bus interface is inside the module top so we will do a hierarchical reference to it

- Continued on next page -



#### Working directory: data\_structures

3. Notice the existing code which writes to memory 10 times

- Starts at address 0 with ascending data values also starting at value 0
- Note that the Wishbone bus is byte addressable yet the interface to the bus is writing/reading 4 bytes (32 bits) at a time
  - ▶ Means the lower 2 bits of the address must be 2 'b00
  - Addresses increment by 4: 'h0, 'h4, 'h8 'hc, 'h10, 'h14 etc.
- ▶ Each write uses a wishbone transaction struct (txn of type wb txn)
  - Using 1 for the count
  - Using 4'b1111 for the byte sel value

- address = 0;
  for(int i=0; i <10; i++) begin
   // setup txn for write
   txn.adr = address;
   txn.data = i;
   txn.txn\_type = WRITE;
   txn.count = 1;
   txn.byte\_sel[3:0] = 4'b1111;
   // Write Wishbone mem
   top.wb\_bfm.wb\_write\_cycle(txn);
   shadow\_mem[address] = i; // write shadow
   // increment address
   address += 4;
  end
  ...</pre>
- Writes to the wishbone memory are done by calling the write bus task (wb\_write\_cycle(txn) where txn is the struct variable) on the Wishbone bus interface (top.wb\_bfm)
- Writes the data to the shadow memory at the same address for checking purposes.



#### Working directory: data\_structures

- 4. After the memory writes, add code to check that the data in the Wishbone memory matches the data in the shadow memory
  - Loop through the shadow memory (hint: use foreach) and do a Wishbone bus read operation of the wishbone bus memory (use the wb\_read\_cycle(txn) task of top.wb\_bfm) for each entry in the shadow memory
  - Check that the data observed from the bus matches the expected data in the shadow memory
    - Display a pass or fail message for each entry
  - The Wishbone read operation will read the data at the value of the adr field of txn and place the data read into the data field of txn
  - Compile and runmake

## **Lab 1 – Data Structures: Sample Output**



```
Sample output:
# Memory passed at address 00000000
# Memory passed at address 00000004
# Memory passed at address 00000008
# Memory passed at address 0000000c
# Memory passed at address 00000010
# Memory passed at address 0000014
# Memory passed at address 00000018
# Memory passed at address 0000001c
# Memory passed at address 00000020
# Memory passed at address 00000024
# ** Note: $finish : test.sv(55)
     Time: 1310 ns Iteration: 1 Instance: /test
```

#### Lab 1 - Data Structures - conclusion



- Good
  - Using a package to hold common parameters and types
- Bad
  - Totally linear code in a single procedural block
    - More complex DUTs will require pipelining (simultaneous in/out)

We can do better!



Lab 2: Tasks and Interfaces



#### Lab 2 – Tasks & Interfaces: Overview



- Objective:
  - Create tasks to read and write the slave memory calling the tasks in the BFM



#### Lab 2 – Tasks and Interfaces: Instructions – 1



Working directory: tasks

- 1. Edit file test.sv
  - Write a task named gen write txn to perform a wishbone write operation
    - Takes two input arguments (32-bit) for address and data
    - Generates a Wishbone bus write cycle
      - Call wb\_write\_cycle() task of the wishbone bus interface
        - Look at the task in the wishbone\_bus\_syscon\_if interface for the arguments to the task
        - Use a hierarchical reference to access the Wishbone bus interface inside of top
    - ▶ Write the shadow memory (shadow\_mem) with the data written to the Wishbone bus

#### Lab 2 – Tasks and Interfaces: Instructions – 2



- 2. Write a task named gen read txn to perform a wishbone read operation
- ▶ Takes one input argument (32-bit) for address and one reference argument (32-bit) for data
- Generates a Wishbone bus read cycle
  - Calls the wb\_read\_cycle() task of the wishbone bus interface (called wishbone\_bus\_syscon\_if)
    - Look at the task in the interface to get the arguments to the task
    - Use a hierarchical reference to access the Wishbone bus interface inside of top
  - Returns the data from the Wishbone bus read through the ref argument
    - ▶ (Hint) remember the requirement for a reference argument??
- 3. Compile/run

make

## Lab 2 – Tasks and Interfaces: Sample Output



```
# Memory passed at address 00000000
# Memory passed at address 00000004
# Memory passed at address 00000008
# Memory passed at address 0000000c
# Memory passed at address 00000010
# Memory passed at address 00000014
# Memory passed at address 00000018
# Memory passed at address 0000001c
# Memory passed at address 0000001c
# Memory passed at address 00000020
# Memory passed at address 00000024
```

#### Lab 2 – Tasks & Interfaces Conclusions



#### Good

- At the top level, divided into two modules, **test** and **top** 
  - Good for many reasons, but especially as we add OOP shortly
- ▶ Interface contains everything related to the I/O of the DUT
  - Including BFM-style methods to write/read the DUT
  - Supports reuse

#### Bad

Accessing the interface via hierarchical reference



Lab 3: Multi-threading



## Lab 3 – Multi-threading: Overview



#### Working directory: concurrency



## Lab 3 – Multi-threading: Instructions – 1



#### Working directory: concurrency

- Edit the file wishbone\_pkg.sv
  - Declare a mailbox named mon\_mb, parameterized on wb\_txn
  - Declare an int named in\_flight and initialize to 0
    - This variable keeps track of how many outstanding transactions there are
  - Add code to the check mem() task
    - Get a transaction (txn) from the mon\_mb mailbox and decrement in\_flight variable
- 2. Edit the file *test.sv* 
  - Write a task called monitor
    - Add a forever loop:
      - Get a transaction from the the Wishbone bus Interface by calling its monitor\_txn task
      - Put the received transaction into the mon\_mb mailbox
  - In the initial block, after the reset is over
    - Spawn the generate\_stimulus, check\_mem, and monitor tasks in parallel with a fork-join\_none
- 3. Compile and run

- Continued on next page -

## Lab 3 – Multi-threading: Instructions – 2



```
Sample output:
# Memory passed at address 00000000
 Memory passed at address 00000004
# Memory passed at address 00000008
 Memory passed at address 0000000c
 Memory passed at address 0000010
 Memory passed at address 0000014
 Memory passed at address 0000018
 Memory passed at address 000001c
# Memory passed at address 00000020
# Memory passed at address 00000024
```

## Lab 3 - Multi-threading Lab - Conclusions



#### Good

- Refactoring code into tasks/functions is good practice
  - Aids reuse and understanding
- Multi-threading is useful for system-level testing
  - Sometimes hard to stop the testbench though, hence in\_flight variable
- Mailboxes are an excellent way to synchronize threads

#### Bad

- Testbench is STILL pretty low level code
  - Accessing the interface via hierarchical reference (top.a\_bfm\_if.write())
  - Need to move to a higher level of abstraction for efficiency and to support:
- Reuse reuse reuse... this testbench is still not very reusable



Lab 4: Classes



#### Lab 4 – Classes: Overview



Lab objective is to write the environment class and then create and run the environment in the test module



#### Lab 4 – Classes: Instructions – 1



#### Working directory: classes

- Edit the file env/wb\_env.svh
  - Declare a class named wb env
  - Declare 2 mailbox handles of type wb\_txn named gen2drv, mon2sb
  - Declare handles for types stim\_gen, wb\_bfm\_driver, wb\_bfm\_monitor and mem checker
    - IMPORTANT! name the handles per the lab block diagram
  - Write a function called build() with a return type of void
    - Create objects for the handles you just declared
    - NOTE: declare gen2drv with a depth of 1 (or else sim won't run correctly)

#### Lab 4 – Classes: Instructions – 2



#### Working directory: classes

- Continue editing the file env/wb\_env.svh
  - Write a function called connect() with a return type of void
    - Connect up the components to the mailboxes
      - Assign the gen2drv and mon2sb mailbox handles to the mailbox handles in the components per the lab block diagram
        - Look inside the components for a *method* to call to set the mailbox handles
    - Connect up the driver and monitor virtual interface properties using the v\_wb\_bfm property of the wishbone\_pkg
      - Look inside the components for a method to call to set the virtual interfaces
  - Write a run () task that
    - Forks (using fork-join\_none) the the run() tasks in the driver, monitor, and mem\_sb
    - Calls the run() task in the s gen (after the fork-join none of the other run() processes)
  - Write a report() function with a return type of void
    - Calls the report () method of the mem\_sb

#### Lab 4 – Classes: Instructions – 3



- 3. Edit the file top modules/test.sv
  - Declare a wb\_env handle in the module
  - In the initial block:
    - Create the wb env object
    - After the wait for the wishbone bus reset, call the wb\_env build(), connect(), run(), report() methods in the order listed
- 4. Compile and run

make

## Lab 4 – Classes: Sample Output



```
WB MEM SLAVE:
         INFO: WISHBONE Slave Memory instantiated
         WISHBONE bus 0
         WISHBONE bus slave 0
         Memory Size = 1048576 bytes
         Address range(hex) is from 00000000 to 000fffff
         Memory is word addressable only - lower 2 address bits are ignored
# MEM CHECK: Memory passed at address 000b41d1
# MEM CHECK: Memory passed at address 00018c2a
# MEM CHECK: Memory passed at address 00008a40
# MEM CHECK: Memory passed at address 0007313d
# MEM CHECK: Memory passed at address 000266cb
# MEM CHECK: Memory passed at address 0005de73
# MEM CHECK: Memory passed at address 000cf783
# MEM CHECK: Memory passed at address 000400cc
# MEM CHECK: Memory passed at address 00010df9
# MEM CHECK: Memory passed at address 000e2d94
 ********
   total transactions: 20
   total errors:
 *********
```

#### Lab 4 - Conclusions



- Changes we made
  - Truly multi-threaded, system level testbench
  - ▶ Classes encapsulate functional blocks of the TB ease of reuse
  - Classes encourage good coding style e.g. helper functions set\_mb\_handle()



Lab 5: Inheritance



## Lab 5 - Meet a new example Testbench and DUT



Introducing a more sophisticated testbench with concurrent stimulus/checking



- The router **DUT** has 8 i/o channels, we must drive and monitor all 16 ports at the same time
  - Class env encapsulates a group of classes that implement the testbench and run concurrently
  - All run(), main() methods in the diagram are executed concurrently
  - Instance **s\_gen** drives 8 DUT inputs using 8 **r\_driver** instances via 8 **mailbox** instances
  - Scoreboards cover the DUT behavior via 8 r\_monitor instances, one per DUT output
- We will implement key parts of this testbench as we learn new test techniques

#### **Lab 5 – Inheritance: Overview**



In this lab, you will complete the router testbench by extending the Packet base class to add functionality



#### Lab 5 – Inheritance: Instructions – 1



#### Lab directory: inheritance

- 1. Edit the file txn/Packet.svh
  - Declare the class Packet
    - Derive it from the base class Packet\_base
      - Note what is inherited!
    - Add the following properties:
      - payload which is a dynamic array of type bit[7:0]
      - > src\_id, dest\_id both of which are of type bit[ROUTER\_SIZE-1:0]
        - ▶ NOTE: **ROUTER\_SIZE** is a parameter set to the size of the router
      - Add the type qualifier rand (put it in front of the type) to the src\_id,
         dest\_id, and payload properties
        - This is for randomization we will cover it later

#### Lab 5 – Inheritance: Instructions – 2



- Still editing the class Packet (file: txn/Packet.svh)
  - Override the the following methods:
    - function bit compare(Packet\_base rhs);
      - Compare the properties of the rhs argument to the properties in (this) Packet class
      - Note: be sure and cast rhs from the Packet\_base type to Packet type
      - Note: Remember to include the inherited property as well
      - Return 1 for success, 0 for fail
    - function void copy(Packet\_base rhs);
      - Copies the properties of the rhs argument to the properties in (this) Packet class
      - Note: be sure and cast rhs from the Packet base type to Packet type
      - Note: Remember to include the inherited property as well
  - Compile & simulate make

## **Lab 5 – Inheritance: Partial Sample Output**



```
# Router size = 8x8
# stim gen: Creating 1000 Packets
# ****************
# Matches: 989
# Mismatches: 0
# Missing: 1
# *********
# ********************
# Final Coverage = 100.000000%
  100% Coverage met with 320 transactions
# *********
#
```



# Lab 6: Randomization



### **Lab 6 – Randomization: Overview**



Add randomization to the router testbench



## Lab 6 – Randomization: Instructions



#### Working directory: randomization

- 1. Edit the file txn/Packet.svh
  - Declare these properties randomizable
    - >src id
    - dest id
    - payload
  - Write constraint expressions
    - > src\_id and dest\_id should be non-negative values less than the size of the router (ROUTER SIZE)
    - payload size should be between 1 and 5 (inclusive)
    - payload values should not repeat

## Lab 6 – Randomization: Instructions



Working directory: randomization

- 2. Edit the file stim/stim\_gen.svh
  - Add a task called run ()
    - Purpose is to generate num\_to\_send packets (perhaps a for loop?)
    - Randomize the transaction (txn), and be sure to check for failure
    - Set pkt\_id to a unique value per transaction (use the loop variable?)
    - Write the txn into the gen2drv mailbox
- 3. Compile & run

# **Lab 6 – Randomization: Partial Sample Output**



```
# Router size = 8x8
# stim_gen: Creating 1000 Packets
# *****************
# Matches: 989
# Mismatches: 0
# Missing: 1
# **********
#
# *************
# Final Coverage = 100.000000%
# 100% Coverage met with 320 transactions
```



Lab 7: Coverage



# Lab 7 – Coverage: Overview



Add functional coverage to the router testbench



# Lab 7 – Coverage: Instructions 1



Working directory: coverage

- 1. Edit the file analysis/router\_coverage.svh
  - Declare a covergroup called cov1
    - Add coverpoints on properties src\_id and dest\_id of temp\_txn
    - Add cross between the two coverpoints you just defined
  - Create the cov1 covergroup in new()
  - Note the convenience methods sample() and get\_coverage() at the bottom of the file

# **Lab 7 – Coverage: Instructions 2**



Working directory: coverage

- 2. Edit the file analysis/coverage\_sb.svh
  - Create an instance of wrapper class router\_coverage (previous slide) called r cov
  - Edit the task called run ()
    - Call the sample () task of the in r cov with packet txn
    - Check coverage
      - Use the get\_coverage() method in r\_cov
      - Set the current coverage variable to the coverage value (it is used to display the current coverage)
    - When 100% coverage is achieved...

set the percentage\_100\_met bit to 1 and the percentage\_100\_cnt to txn\_cnt

3. Compile & run

make

# Lab 7 – Coverage: Partial Sample Output



```
# Router size = 8x8
# stim_gen: Creating 1000 Packets
                                                             HINT
# ***************
                                                      Not seeing 100% coverage?
                                                    + Check your coverpoint variables
# Matches: 989
# Mismatches: 0
# Missing: 1
# ***********
# *********
# Final Coverage = 100.000000%
# 100% Coverage met with 320 transactions
# *********
```

# **Lab 7 - Functional Coverage - Conclusions**



#### Good

- We updated the testbench to include functional coverage
  - Measures metrics we defined
  - Tells us when we have reached those metrics

#### Bad

We've come to the end of this part of the course



Lab 8: Simple Assertions



# **Lab 8 – SVA Simulation example**



Lab Example Directory: sva/sva\_simple\_ex

Sequence checks count 1:3

```
module sva ex;
                                  sequence s count3;
logic [2:0] cnt;
                                      (cnt == 3'h1) ##1 (cnt == 3'h2)
logic clk;
                                                     ##1 (cnt == 3'h3);
                                  endsequence
initial
                                                                Property with cnt==0 antecedent
 begin
    clk = 0; cnt = 0;
                                 property p_count3;
    forever #20 clk = !clk;
                                     @(posedge clk) (cnt == 3'h0) |=> s count3;
  end
                                  endproperty
               Inject deliberate error
initial
  begin
                                  assert count3: assert property (p count3);
    wait(cnt == 2) cnt = 4;
    #240 $stop;
                                  endmodule
  end
                           Counter being checked
always @(posedge clk)
  cnt <= #1 cnt +1;
```

# Lab 8 – Run Interactive Simulation (Questa)



- Invoke the simulation using the Makefile and target for Questa: make
- 2. The Assertions pane should open, if not, do so now using: View / Coverage / Assertions
- In the Assertions pane right click on the assertion sva\_ex/assert\_count3 and select Add to Wave
- 4. Repeat the right click a second time to select "Enable ATV"
- 5. Run simulation: run -all
- 6. Notice that assertion **assert\_count3** fails at time 100ns. (This is reported in the Wave pane, the Analysis pane and the Transcript pane)
- 7. At this point your Simulator should look as shown on the next slide...

# Lab 8 – Simulation Output (Questa)





# Lab 8 – Assertion Thread Viewer (ATV) - Questa



- 8. In the Wave pane right-click on a red-down-arrow and select: View ATV / 20ns
- 9. The Assertion Thread Viewer opens
- 10. Right click near the word "always" on the left hand side and select: "Expand All Terms"



### Lab 8 – ATV - Questa



- Very useful for debug, we will use it shortly to explain more operators
- Synopsys Verdi has similar capabilities (not discussed here)

# **Lab 8 – Simple Assertions: Overview**



#### Lab directory: sva\_q/fsm

- 1. Objective:
  - Write simple assertions to verify the state flow of a state machine
- 2. Edit the file sva\_container.sv
  - Add assertions to module sva\_container to verify that the state machine transitions from state to state correctly
    - Add sequences, properties and assert statements as needed
    - State diagram is on the next slide
  - The module sva\_container is "bound" to the sm module such that all the signals you need are visible inside this module
    - All needed signals are inputs to this module
    - We will talk more about binding and how it works later
  - The enumeration of the state values are in a package in the file types\_pkg.sv
- 3. Run "make" or "make gui" to compile and run
  - You should get no assertion failures
- 4. Run "make bad" to verify your assertions catch errors

# **Lab 8 – Simple Assertions: State Transitions**







# Lab 8 – Simple Assertions: Sample Output No Errors

```
state machine: illegal op received
 135 Testbench: Did a single write: Address = 00000100, data = 000000aa
 195 Testbench: Did a single write: Address = 00000030, data = 000000bb
 315 Testbench: Did a block write: Start address = 00000040, start data = 00000a10
 450 Testbench: Read passed: Address = 00000100, data = 000000aa
 590 Testbench: Read passed: Address = 00000030, data = 000000bb
 730 Testbench: Read passed: Address = 00000040, data = 00000a10
 870 Testbench: Read passed: Address = 00000041, data = 00000a11
1010 Testbench: Read passed: Address = 00000042, data = 00000a12
1150 Testbench: Read passed: Address = 00000043, data = 00000a13
```

This is the normal output of the state machine when there are no errors (including the "illegal op received")

## Lab 8 – Simple Assertions: Sample Output with Errors



```
You won't receive all these errors unless you wrote
# 5 state machine: illegal op received
    135 Testbench: Did a single write: Address = 00000100, data = 000000aa
                                                                                             assertions for every path
# ** Error: Assertion error.
    Time: 170 ns Started: 130 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p wt wd File: sva container.sv Line: 44 Expr: state==WT WD 2
    195 Testbench: Did a single write: Address = 00000030, data = 000000bb
# ** Error: Assertion error.
    Time: 230 ns Started: 190 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p wt wd File: sva container.sv Line: 44 Expr: state==WT WD 2
    315 Testbench: Did a block write: Start address = 00000040, start data = 00000a10
# ** Error: Assertion error.
    Time: 350 ns Started: 250 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p wt blk File: sva container.sv Line: 46 Expr: state==WT BLK 5
# ** Error: Assertion error.
    Time: 410 ns Started: 370 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p rd wd File: sva container.sv Line: 45 Expr: state==RD WD 2
    450 Testbench: Read ERROR: Address = 00000100, data = xxxxxxxx, should have been = 000000aa
# ** Error: Assertion error.
    Time: 550 ns Started: 510 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p rd wd File: sva container.sv Line: 45 Expr: state==RD WD 2
    590 Testbench: Read ERROR: Address = 00000030, data = xxxxxxxx, should have been = 000000bb
# ** Error: Assertion error.
    Time: 690 ns Started: 650 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p rd wd File: sva container.sv Line: 45 Expr: state==RD WD 2
    730 Testbench: Read ERROR: Address = 00000040, data = xxxxxxxx, should have been = 00000a10
# ** Error: Assertion error.
    Time: 830 ns Started: 790 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p rd wd File: sva container.sv Line: 45 Expr: state==RD WD 2
    870 Testbench: Read ERROR: Address = 00000041, data = xxxxxxxx, should have been = 00000a11
# ** Error: Assertion error.
    Time: 970 ns Started: 930 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p rd wd File: sva container.sv Line: 45 Expr: state==RD WD 2
  1010 Testbench: Read ERROR: Address = 00000042, data = xxxxxxxx, should have been = 00000a12
# ** Error: Assertion error.
    Time: 1110 ns Started: 1070 ns Scope: test sm.sm seq0.sm 0.sva 1.assert p rd wd File: sva container.sv Line: 45 Expr: state==RD WD 2
 1150 Testbench: Read ERROR: Address = 00000043, data = xxxxxxxx, should have been = 00000a13
```

# **Lab 8 - Simple Assertions - Conclusions**



#### Good

- We wrote simple assertion(s)
- We learned the component parts of an assertion
- ▶ Tip: Remember to check for same signal values at start and end of a sequence
  - ▶ Example: Assertions start in idle state and then test for correct return to idle



Lab 9: UART Sequences



# Lab 9 - UART Sequences



#### Working Directory: sva\_uart\_xmit

- Write 4 sequences per the timing diagram below
  - 4 properties and assert directives are already provided

Why is this here?



```
property p_uart_sys16;
  @(posedge sys_clk)
  $rose(uart_clk) && !sys rst l |-> s_uart_sys16;
endproperty

property p_xmit_hi16;
  @(posedge sys_clk) $rose(xmit) |-> s_xmit_hi16;
endproperty

property p_xmit_done;
  @(posedge sys_clk) $rose(xmit) |-> s_xmit_done;
endproperty

property p_xmit_nc_data;
  @(posedge sys_clk) ($rose(xmit)) |=> s_xmit_nc_data;
endproperty
```

## Lab 9 - UART Sequences



Working Directory: sva\_uart\_xmit

- Edit file: test\_u\_xmit.sv
  - Look for the properties/assertions provided
  - Write your 4 sequences BEFORE those properties (see instructions in file)

```
s_uart_sys16: Verify uart_clk == sys_clk / 16
s_xmit_hi16: xmit stays hi for 16 sys_clk cycles
s_xmit_done: One sys_clk after xmit asserts, look for done(lo) and uart_out(lo)
s_xmit_nc_data: While xmit is asserted data value does not change
```

2. Compile and run using the appropriate Makefile target

```
make<use Questa>make vcs<use VCS>make gui<use Questa GUI>make vcs_gui<use VCS with GUI)</th>make bad<uses a bad DUT>make vcs_bad<uses a bad DUT>
```

# Lab 9 - UART Sequences – Example Output



```
# 27330 Success! Data transmitted: 0a
# 38850 Success! Data transmitted: 0b
# 50370 Success! Data transmitted: 0c
# 61890 Success! Data transmitted: 0d
# 73410 Success! Data transmitted: 0e
# 84930 Success! Data transmitted: 0f
# 96450 Success! Data transmitted: 10
# 107970 Success! Data transmitted: 11
# 119490 Success! Data transmitted: 12
# 131010 Success! Data transmitted: 13
# 142530 Success! Data transmitted: 14
```

No errors ( make )

#### With errors (make bad)

```
4290 *****Forcing uart clk to not be sys clk/16 - should see an assertion error
# test u xmit.U1.A1.assert uart sys16 : uart clk should = sys clk/16
# test u xmit.U1.A1.assert uart sys16 : uart clk should = sys clk/16
       26370 Success! Data transmitted: Oa
       37890 Success! Data transmitted: Ob
       49410 Success! Data transmitted: Oc
       60930 Success! Data transmitted: Od
      72450 Success! Data transmitted: 0e
      83970 Success! Data transmitted: Of
      95490 Success! Data transmitted: 10
     107010 Success! Data transmitted: 11
     118530 Success! Data transmitted: 12
     130050 Success! Data transmitted: 13
     141570 Success! Data transmitted: 14
     144930 *****Changing data too soon - should see an assertion error
# test u xmit.U1.A1.assert xmit nc data : data should not change while xmit asserted
     161250 *****Clearing xmit too soon - should see an assertion error
# test u xmit.U1.A1.assert xmit hi16 : Signal xmit should stay hi for 16 sys clks
```



Lab 10: UART Transmit



#### **Lab 10 - UART Transmit Lab**



Working Directory: sva\_uart\_xmit

Write an assertion to verify the transmitted bitstream



#### Lab 10 - UART Transmit Lab



Working Directory: sva\_uart\_xmit

- Edit file: test\_u\_xmit.sv
  - Write an assertion called p\_val\_bit\_stream
    - Verifies the correct serial bitstream is transmitted
    - Data byte transmitted LSB first
    - One "0" start bit, two "1" stop bits
  - Move all assertions in the file to a new module called my\_assertions
    - Keep both modules in the same file, to avoid having to edit the Makefile
    - ▶ Use bind to bind my\_assertions to the U1 instance of u\_xmit
- 2. Compile and run using the appropriate Makefile target

```
make <use Questa> make vcs <use VCS> make gui <use Questa GUI> make vcs_gui <use VCS with GUI) make bad <uses a bad DUT> make vcs_bad <uses a bad DUT>
```

# Lab 10 - UART Transmit Lab — Example Output



```
# 27330 Success! Data transmitted: 0a
# 38850 Success! Data transmitted: 0b
# 50370 Success! Data transmitted: 0c
# 61890 Success! Data transmitted: 0d
# 73410 Success! Data transmitted: 0e
# 84930 Success! Data transmitted: 0f
# 96450 Success! Data transmitted: 10
# 107970 Success! Data transmitted: 11
# 119490 Success! Data transmitted: 12
# 131010 Success! Data transmitted: 13
# 142530 Success! Data transmitted: 14
```

No errors (make)

#### With errors (make bad)

```
4290 *****Forcing uart clk to not be sys clk/16 - should see an assertion error
# test u xmit.U1.A1.assert uart sys16 : uart clk should = sys clk/16
# test u xmit.U1.A1.assert uart sys16 : uart clk should = sys clk/16
       26370 Success! Data transmitted: Oa
       37890 Success! Data transmitted: Ob
       49410 Success! Data transmitted: Oc
       60930 Success! Data transmitted: Od
       72450 Success! Data transmitted: 0e
       83970 Success! Data transmitted: Of
       95490 Success! Data transmitted: 10
      107010 Success! Data transmitted: 11
     118530 Success! Data transmitted: 12
     130050 Success! Data transmitted: 13
     141570 Success! Data transmitted: 14
     144930 *****Changing data too soon - should see an assertion error
# test u xmit.U1.A1.assert xmit nc data : data should not change while xmit asserted
# test u xmit.U1.A1.assert val bit stream : uart out bitstream incorrect
     161250 *****Clearing xmit too soon - should see an assertion error
# test u xmit.U1.A1.assert xmit hi16 : Signal xmit should stay hi for 16 sys clks
```



# **Sample Solutions**



## Sample Solution Data Structures: wishbone\_pkg.sv



```
// LAB - create a package named wishbone pkg
package wishbone pkg;
  // LAB - declare an enumeration of wishbone operation types
  typedef enum {NONE, WRITE, READ, RMW, WAIT IRQ } wb txn t;
  // LAB - declare a struct
  typedef struct {
    wb txn t txn type;
   bit[31:0] adr;
    logic[31:0] data;
    int unsigned count;
   bit[7:0] byte sel;
  } wb txn;
endpackage
```

## Sample Solution Data Structures: test.sv



```
// test module
//----
module test;
import wishbone pkg::*;
 // LAB - Declare the shadow mem associative array
 bit[31:0] shadow mem[bit[31:0]];
  initial begin
   // LAB - Declare transaction struct variable, address, and data variables
    wb txn txn;
   bit[31:0] address;
                                                                         foreach (shadow mem[addr]) begin
   bit[31:0] data;
                                                                          // setup txn for read
   // LAB - Wait for reset signal to go low
                                                                           txn.adr = addr;
    @(negedge top.wb bfm.rst);
                                                                           txn.data = 32'bx;
                                                                           txn.txn type = READ;
                                                                           txn.count = 1;
   // LAB - Write 10 data values to 10 addresses,
                                                                          txn.byte sel[3:0] = 4'b1111;
   // also storing into the shadow mem.
                                                                           // Read Wishbone mem
                                                                           top.wb bfm.wb read cycle(txn);
    //initialize address
                                                                          // check read result against shadow mem
    address = 0;
                                                                           if (txn.data === shadow mem[addr]) begin
    for(int i=0; i < 10; i++) begin
                                                                             $display("Memory passed at address %x",addr);
      shadow mem[address] = i; // write shadow mem
                                                                           end else begin
     // setup txn for write
                                                                             $display("Memory failed at address %x -
      txn.adr = address;
                                                                    expected %x, got %x",addr, shadow mem[addr], txn.data[0]);
      txn.data = i;
                                                                           end
      txn.txn type = WRITE;
                                                                         end
      txn.count = 1;
      txn.byte_sel[3:0] = 4'b1111;
                                                                         $finish;
                                                                       end
      // Write Wishbone mem
      top.wb bfm.wb write cycle(txn);
     // increment address
                                                                     endmodule
      address += 4:
    end
```

# Sample Solution Tasks & Interfaces: test.sv (Pt 1)



```
// test module
//----
module test();
import wishbone pkg::*;
 initial begin
   @(negedge top.wb bfm.rst);
   generate stimulus();
   check mem();
   $finish();
 end
 bit[31:0] shadow mem[bit[31:0]];
  // LAB - gen write txn
  task automatic gen_write_txn(bit[31:0] address, bit[31:0] data);
   logic [31:0] temp data[1]; // temp data array
   temp data[0] = data;
    shadow mem[address] = data;
    top.wb bfm.wb write cycle(temp data, address);
  endtask
  // LAB - gen read txn
  task automatic gen read txn(bit[31:0] address, ref bit[31:0] data);
   logic [31:0] temp data[1]; // temp data array
    top.wb bfm.wb read cycle(temp data, address);
    data = temp data[0];
  endtask
```

# Sample Solution Tasks & Interfaces: test.sv (Pt 2)



```
task automatic generate stimulus();
   bit[31:0] address = 0;
   bit[31:0] data;
    for(int i=0; i <10; i++) begin
      data = i;
      // increment address
      gen write txn(address, data);
      address += 4;
    end
  endtask
  task automatic check mem();
   bit[31:0] data;
    foreach (shadow mem[addr]) begin
        gen read txn(addr, data);
        if (data === shadow mem[addr]) begin
          $display("Memory passed at address %x",addr);
        end else begin
          $display("Memory failed at address %x -- expected %x, got %x",
                    addr, shadow mem[addr], data);
        end
    end
  endtask
endmodule
```

# Sample Solution Concurrency: wishbone\_pkg.sv



```
package wishbone pkg;
  typedef enum {NONE, WRITE, READ, RMW, WAIT IRQ } wb txn t;
  typedef struct packed{
    wb txn t txn type;
    bit[31:0] adr;
    logic[31:0] data;
                                     task check mem();
    int unsigned count;
                                      bit[31:0] shadow mem[bit[31:0]];
    bit[7:0] byte sel;
                                      wb txn txn;
  } wb txn;
                                      bit[31:0] data;
                                      forever begin
  mailbox #(wb txn) mon mb = new();
                                       mon mb.get(txn);
  int in flight = 0;
                                       in flight--;
                                       case (txn.txn type)
  task automatic ready to finish();
                                         WRITE: shadow mem[txn.adr] = txn.data;
    wait (in flight == 0) $finish();
                                         READ: begin
  endtask
                                           if (txn.data === shadow mem[txn.adr]) begin
                                              $display("Memory passed at address %x",txn.adr);
                                           end else begin
                                              $display("Memory failed at address %x -- expected %x,
                                    got %x",txn.adr, shadow mem[txn.adr], txn.data[0]);
                                            end
                                          end
                                       endcase
                                      end // forever
                                     endtask
                                   endpackage
```

# Sample Solution Concurrency: test.sv (Pt 1)



```
// test module
module test();
import wishbone pkg::*;
  task automatic gen write txn(bit[31:0] address, bit[31:0] data);
    top.wb bfm.wb write cycle(data, address);
  endtask
  task automatic gen read txn(bit[31:0] address, ref bit[31:0] data);
    top.wb_bfm.wb_read_cycle(data, address);
  endtask
  task monitor();
    wb txn txn;
    forever begin
      top.wb bfm.monitor txn(txn.data,txn.adr, txn.txn type);
     mon mb.put(txn);
    end
  endtask
```

### Sample Solution Concurrency: test.sv (Pt 2)



```
task automatic generate stimulus();
    bit[31:0] address = 0;
   bit[31:0] data;
    for(int i=0; i <10; i++) begin
      data = i;
     // increment address
      in flight++;
      gen write txn(address, data);
      in flight++;
      gen read txn(address, data);
      address += 4;
    end
    wishbone pkg::ready to finish();
  endtask
 initial begin
   @(negedge top.wb bfm.rst);
    // LAB - fork tasks
    fork
      generate stimulus();
      check mem();
      monitor();
    join none;
  end
endmodule
```





```
class wb env;
 mailbox #(wb txn) gen2drv;
 mailbox #(wb txn) mon2sb;
  stim gen s gen;
 wb bfm driver driver;
  wb bfm monitor monitor;
 mem checker
                mem sb;
  function void build();
   gen2drv = new(1);
   mon2sb = new();
   s gen = new();
   driver = new();
   mem sb = new();
   monitor = new();
endfunction
```

```
function void connect();
    s gen.set mb handle(gen2drv);
    driver.set mb handle(gen2drv);
    monitor.set mb handle(mon2sb);
    mem sb.set mb handle(mon2sb);
    driver.set v if(v wb bfm);
    monitor.set v if(v wb bfm);
endfunction
  task run();
    fork
      driver.run();
      monitor.run();
      mem sb.run();
    join none
    s gen.run();
    disable fork;
  endtask
  function void report();
    mem sb.report();
  endfunction
endclass
```

### Sample Solution Classes: top\_modules/test.sv



```
// test module
module test;
import env pkg::wb env;
 wb env env;
 initial begin
   env = new(); // create environment
   // wait for the bus reset
   wishbone pkg::v wb reset.wait wb bus reset();
   // call env methods
   env.build();
   env.connect();
   env.run();
   env.report();
   $finish();
 end
endmodule
```

## Sample Solution Inheritance: txn/Packet.svh (Pt 1)



```
class Packet extends Packet base;
rand bit[ROUTER SIZE-1:0] src id;
 rand bit[ROUTER SIZE-1:0] dest id;
 rand bit[7:0] payload[];
                                                function void copy(Packet base rhs);
 constraint srce {src_id < ROUTER_SIZE ;}</pre>
                                                  Packet tmp;
 constraint dest {dest id < ROUTER SIZE ;}</pre>
                                                  $cast(tmp, rhs);
                                                  src id = tmp.src id ;
                                                  dest id = tmp.dest id;
 constraint pyld {
  payload.size() inside {[1:5]};
                                                  payload = tmp.payload;
                                                  pkt id = tmp.pkt id;
                                                 endfunction
 function bit compare(Packet base rhs);
   Packet tmp;
   compare = (
                                                // function to init Packet properties
    $cast(tmp, rhs)
                                                 function void init txn(
                             &&
    src id == tmp.src id
                                                                bit[7:0] s id,
    dest id == tmp.dest id &&
                                                                bit[7:0] d id,
    payload == tmp.payload &&
                                                                bit[7:0] p load[],
    pkt id == tmp.pkt id
                                                                 int p id );
                                                   src id = s id;
                                                   dest id = d id;
endfunction
                                                   payload = p load;
                                                   pkt id = p id;
                                                 endfunction
```





```
function string convert2string();
 string str1;
            "\n-----\n",
 str1 = {
            "Packet txn:\n",
   $sformatf(" src id : 'h%h\n", src id),
   $sformatf(" dest_id : 'h%h\n", dest_id),
   $sformatf(" pkt id : %0d\n", pkt id),
            " payload:\n"};
   if(payload.size() < 11 )</pre>
     for(int i=0; i<payload.size(); i++)</pre>
       str1 = {str1,$sformatf("
                               payload[%0d] = 'h%h\n", i, payload[i]);
   else begin
     for(int i=0; i<6; i++)
       str1 = {str1,$sformatf(" payload[%0d] = 'h%h\n", i, payload[i])};
     str1 = {str1, "... n"};
     for(int i=payload.size()-5; i<= payload.size(); i++)</pre>
       str1 = {str1,$sformatf(" payload[%0d] = 'h%h\n", i, payload[i])};
   end
   str1 = {str1,"------ End Packet txn -----\n"};
 return (str1);
 endfunction
function void print();
 $display(convert2string());
 endfunction
```

#### Sample Solution Randomization: txn/Packet.svh (Pt 1)



```
class Packet extends Packet base;
 rand bit[ROUTER SIZE-1:0] src id;
 rand bit[ROUTER SIZE-1:0] dest id;
 rand bit[7:0] payload[];
 constraint srce {src id < ROUTER SIZE ;}</pre>
 constraint dest {dest id < ROUTER SIZE ;}</pre>
                                               function void copy(Packet base rhs);
                                                 Packet tmp;
 constraint pyld {
                                                 $cast(tmp, rhs);
  payload.size() inside {[1:5]};
                                                 src id
                                                           = tmp.src id ;
                                                 dest id = tmp.dest id;
                                                 payload = tmp.payload;
 constraint uniq {unique { payload };}
                                                 pkt id
                                                           = tmp.pkt id;
                                                endfunction
 function bit compare(Packet base rhs);
  Packet tmp;
                                               // function to init Packet properties
  bit cst = $cast(tmp, rhs);
                                                function void init txn(
  bit[7:0] uni q[$] = tmp.payload.unique;
                                                               bit[7:0] s id,
   compare = (
                                                               bit[7:0] d id,
                 22
                                                               bit[7:0] p load[],
     cst
    uni q.size() == tmp.payload.size() &&
                                                               int p id );
    src id == tmp.src id &&
                                                  src id = s id;
    dest id == tmp.dest id &&
                                                  dest id = d id;
    payload == tmp.payload &&
                                                  payload = p load;
    pkt id == tmp.pkt id
                                                  pkt id = p id;
                                                endfunction
 endfunction
```

### Sample Solution Randomization: txn/Packet.svh (Pt 2)



```
function string convert2string();
 string str1;
            "\n-----\n",
 str1 = {
            "Packet txn:\n",
   $sformatf(" src id : 'h%h\n", src id),
   $sformatf(" dest_id : 'h%h\n", dest_id),
   $sformatf(" pkt id : %0d\n", pkt id),
            " payload:\n"};
   if(payload.size() < 11 )</pre>
     for(int i=0; i<payload.size(); i++)</pre>
       str1 = {str1,$sformatf(" payload[%0d] = 'h%h\n", i, payload[i])};
   else begin
     for(int i=0; i<6; i++)
       str1 = {str1,$sformatf(" payload[%0d] = 'h%h\n", i, payload[i])};
     str1 = {str1, "... n"};
     for(int i=payload.size()-5; i<= payload.size(); i++)</pre>
       str1 = {str1,$sformatf(" payload[%0d] = 'h%h\n", i, payload[i])};
   end
   str1 = {str1,"------ End Packet txn -----\n"}:
 return (str1);
 endfunction
 function void print();
 $display(convert2string());
 endfunction
endclass
```

# Sample Solution Randomization: stim/stim\_gen.svf ======

```
// stimulus generator
// generates Packets for the router
import analysis pkg::verbosity;
class stim gen;
 mailbox #(Packet base) gen2drv[ROUTER SIZE]; // mailbox handles
 int num to send = 1000;
 task run();
  Packet txn;
  if(verbosity >= analysis pkg::MEDIUM)
    $display("stim gen: Creating %0d Packets\n", num to send);
  for(int i = 1; i <= num to send; i++) begin</pre>
   txn = new();
   if(!txn.randomize())
      if(verbosity >= analysis pkg::MEDIUM)
            $display("stim gen: Randomization error");
   txn.pkt id = i; // set Packet id
   gen2drv[txn.src id].put(txn);
  end
 endtask
endclass
```

## Sample Solution Coverage: analysis/router\_coverage.svh



```
// coverage object
// tracks functional coverage
class router coverage;
 Packet temp txn;
 covergroup cov1;
   s: coverpoint temp txn.src id {
      bins src[ROUTER SIZE] = {[0:ROUTER SIZE-1]};
                                                             function new();
                                                               cov1 = new();
   d: coverpoint temp txn.dest id {
                                                             endfunction
      bins dest[ROUTER SIZE] = {[0:ROUTER SIZE-1]};
   cross s, d;
                                                             virtual function void sample(Packet p);
                                                               temp txn = p;
 endgroup
                                                               cov1.sample();
                                                             endfunction
                                                             virtual function real get coverage();
                                                               return cov1.get coverage();
                                                             endfunction
                                                           endclass
```

## Sample Solution Coverage: analysis/coverage\_sb.svh



```
//-----
// coverage scoreboard
                                                  function void report();
// tracks functional coverage
                                                   if(verbosity >= MEDIUM) begin
                                                     $display("\n********************************;;
class coverage sb;
                                                     $display(" Final Coverage = %f%% ",current coverage);
                                                    if(percentage 100 met)
// mailbox handle
                                                       $display(" 100% Coverage met with %0d transactions",
mailbox #(Packet base) mon2cov;
                                                       percentage 100 cnt);
                                                     router coverage r cov;
                                                   end
 int txn cnt;
                                                  endfunction
real current coverage;
int percentage 100 cnt;
bit percentage 100 met;
                            task run();
                               Packet base temp;
function new();
                               Packet txn;
  r cov = new();
                               forever begin
 endfunction
                                 mon2cov.get(temp);
                                 $cast(txn, temp); // cast so can access all the properties
                                 txn cnt++;
                                 r cov.sample(txn);
                                 current coverage = r cov.get coverage();
                                 if(current coverage == 100 && !percentage 100 met) begin
                                   percentage 100 cnt = txn cnt;
                                   percentage 100 met = 1;
                                 end
                                 if(verbosity >= DEBUG)
                                   $display("%0d Packets sampled, Coverage = %f%% ",
                                           txn cnt,current coverage);
                               end
                             endtask
                            endclass
```





```
property p nop;
  @(posedge clk) state==IDLE && opcode == NOP |=> state == IDLE;
endproperty
property p wt wd;
  @(posedge clk) state==IDLE && opcode == WT WD |=>
  state == WT WD 1 ##1 state == WT WD 2 ##1 state == IDLE;
endproperty
property p wt blk;
  @(posedge clk) state==IDLE && opcode == WT BLK |=>
  state == WT BLK 1 ##1 state == WT BLK 2 ##1 state == WT BLK 3 ##1
  state == WT BLK 4 ##1 state == WT BLK 5 ##1 state == IDLE;
endproperty
property p rd wd;
  @(posedge clk) state==IDLE && opcode == RD WD |=>
  state == RD WD 1 ##1 state == RD WD 2 ##1 state == IDLE;
endproperty
```

### Sample Solution Simple Assertions: assert







```
sequence s uart sys16;
  uart clk[*8] ##1 !uart clk[*8] ##1 uart clk;
   // Alternative: Non duty-cycle dependant but less efficient
   // ##1(!$rose(uart clk)) [*15] ##1 $rose(uart clk);
endsequence
sequence s xmit hi16;
  @(posedge sys clk) xmit[*16] ##1 !xmit;
endsequence
                                   What is the difference between these 2 alternate solutions?
sequence s xmit done;
// ##1 (!done) && !uart out;
  ##1 $fell(done) && $fell(uart out);
endsequence
sequence s xmit nc data;
   $stable(data) [*1:$] ##1 !xmit;
endsequence
```

### Sample Solution: bind



```
module my assertions (input sys clk, uart clk, sys rst 1,
                              uart out, xmit, done,
                       input [7:0] data );
sequence seq1(cmp1);
   (uart out == cmp1[0], cmp1 = cmp1>>1);
endsequence
property p_val_bit_stream;
  logic [7:0] cmp;
  @(posedge uart clk) ($rose(xmit), cmp = data) |->
    !uart out ##1 (seq1(cmp))[*8]
   ##1 uart_out;
endproperty
// assertions
assert val bit stream:
     assert property (p val bit stream)
         else $display("%m : uart out bitstream incorrect");
endmodule
```

```
module test_u_xmit;

. . . .
. . . .
u_xmit U1( .* );

bind U1 my_assertions A1 ( .* );
endmodule
```